DatasheetsPDF.com

74LVC573A

nexperia
Part Number 74LVC573A
Manufacturer nexperia
Description Octal D-type transparent latch
Published Jun 20, 2019
Detailed Description 74LVC573A Octal D-type transparent latch with 5 V tolerant inputs/outputs; 3-state Rev. 8 — 27 August 2021 Product data...
Datasheet PDF File 74LVC573A PDF File

74LVC573A
74LVC573A


Overview
74LVC573A Octal D-type transparent latch with 5 V tolerant inputs/outputs; 3-state Rev.
8 — 27 August 2021 Product data sheet 1.
General description The 74LVC573A is an 8-bit D-type transparent latch with 3-state outputs.
The device features latch enable (LE) and output enable (OE) inputs.
When LE is HIGH, data at the inputs enter the latches.
In this condition the latches are transparent, a latch output will change each time its corresponding D-input changes.
When LE is LOW the latches store the information that was present at the inputs a set-up time preceding the HIGH-to-LOW transition of LE.
A HIGH on OE causes the outputs to assume a high-impedance OFF-state.
Operation of the OE input does not affect the state of the latches.
Inputs can be driven from either 3.
3 V or 5 V devices.
This feature allows the use of these devices as translators in mixed 3.
3 V and 5 V environments.
Schmitt-trigger action at all inputs makes the circuit tolerant of slower input rise and fall times.
This device is fully specified for partial power down applications using IOFF.
The IOFF circuitry disables the output, preventing the potentially damaging backflow current through the device when it is powered down.
2.
Features and benefits • Wide supply voltage range from 1.
2 to 3.
6 V • Overvoltage tolerant inputs to 5.
5 V • CMOS low power consumption • Direct interface with TTL levels • IOFF circuitry provides partial Power-down mode operation • High-impedance when VCC = 0 V • Flow-through pinout architecture • Complies with JEDEC standard: • JESD8-7A (1.
65 V to 1.
95 V) • JESD8-5A (2.
3 V to 2.
7 V) • JESD8-C/JESD36 (2.
7 V to 3.
6 V) • ESD protection: • HBM JESD22-A114F exceeds 2000 V • MM JESD22-A115-B exceeds 200 V • CDM JESD22-C101E exceeds 1000 V • Specified from -40 °C to +85 °C and -40 °C to +125 °C Nexperia 74LVC573A Octal D-type transparent latch with 5 V tolerant inputs/outputs; 3-state 3.
Ordering information Table 1.
Ordering information Type number Package Temperature ran...



Similar Datasheet


@ 2014 :: Datasheetspdf.com :: Semiconductors datasheet search & download site. (Privacy Policy & Contact)