DatasheetsPDF.com

74AC11109

Texas Instruments
Part Number 74AC11109
Manufacturer Texas Instruments
Description Dual J-K Positive-edge-Triggered Flip-Flops
Published Aug 18, 2019
Detailed Description ăą 54AC11109, 74AC11109 DUAL JĆK POSITIVEĆEDGEĆTRIGGERED FLIPĆFLOPS WITH CLEAR AND PRESET SCAS450 − MARCH 1987 − REVISED...
Datasheet PDF File 74AC11109 PDF File

74AC11109
74AC11109


Overview
ăą 54AC11109, 74AC11109 DUAL JĆK POSITIVEĆEDGEĆTRIGGERED FLIPĆFLOPS WITH CLEAR AND PRESET SCAS450 − MARCH 1987 − REVISED APRIL 1993 • Flow-Through Architecture Optimizes PCB Layout • Center-Pin VCC and GND Configurations Minimize High-Speed Switching Noise • EPIC (Enhanced-Performance Implanted CMOS) 1-µm Process • 500-mA Typical Latch-Up Immunity at 125°C • ESD Protection Exceeds 2000 V, MIL STD-883C Method 3015 • Package Options Include Plastic Small-Outline Packages, Ceramic Chip Carriers, and Standard Plastic and Ceramic 300-mil DIPs 54AC11109 .
.
.
J PACKAGE 74AC11109 .
.
.
D OR N PACKAGE (TOP VIEW) 1PRE 1Q 1Q GND 2Q 2Q 2PRE 2CLK 1 2 3 4 5 6 7 8 16 1CLK 15 1K 14 1J 13 1CLR 12 VCC 11 2CLR 10 2J 9 2K 54AC11109 .
.
.
FK PACKAGE (TOP VIEW) 1J 1CLR NC VCC 2CLR description These devices contain two independent J-K positive-edge-triggered flip-flops.
A low level at the preset (PRE) or clear (CLR) inputs sets or resets the outputs regardless of the levels of the other inputs.
When preset and clear are inactive (high), data at the J and K inputs meeting the setup time requirements are transferred to the outputs on the positive-going edge of the clock pulse.
Clock triggering occurs at a voltage level and is not directly related to the rise time of the clock pulse.
Following the hold time interval, data at the J and K inputs may be changed without affecting the levels at the outputs.
These versatile flip-flops can perform as toggle flip-flops by grounding K and tying J high.
They also can perform as D-type flip-flops by tying the J and K inputs together.
1K 1CLK NC 1PRE 1Q 3 2 1 20 19 4 18 5 17 6 16 7 15 8 14 9 10 11 12 13 2J 2K NC 2CLK 2PRE 1Q GND NC 2Q 2Q NC − No internal connection The 54AC11109 is characterized for operation over the full military temperature range of −55°C to 125°C.
The 74AC11109 is characterized for operation from − 40°C to 85°C.
FUNCTION TABLE (each gate) INPUTS OUTPUTS PRE CLR CLK J K Q Q LHXXXHL HLXXXLH L L X X X H† H† HH↑ ...



Similar Datasheet


@ 2014 :: Datasheetspdf.com :: Semiconductors datasheet search & download site. (Privacy Policy & Contact)