DatasheetsPDF.com

VC162373ADL

NXP
Part Number VC162373ADL
Manufacturer NXP
Description 16-bit D-type transparent latch with 30 ohm series termination resistors; 5 V input/output tolerant; 3-state
Published Apr 16, 2005
Detailed Description INTEGRATED CIRCUITS DATA SHEET 74LVC162373A; 74LVCH162373A 16-bit D-type transparent latch with 30 Ω series terminatio...
Datasheet PDF File VC162373ADL PDF File

VC162373ADL
VC162373ADL


Overview
INTEGRATED CIRCUITS DATA SHEET 74LVC162373A; 74LVCH162373A 16-bit D-type transparent latch with 30 Ω series termination resistors; 5 V input/output tolerant; 3-state Product specification File under Integrated Circuits, IC24 1999 Aug 05 Philips Semiconductors Product specification 16-bit D-type transparent latch with 30 Ω series 74LVC162373A; termination resistors; 5 V input/output tolerant; 3-state 74LVCH162373A FEATURES • ESD protection: HBM EIA/JESD22-A114-A exceeds 2000 V MM EIA/JESD22-A115-A exceeds 200 V • 5 V tolerant input/output for interfacing with 5 V logic • Wide supply voltage range of 1.
2 to 3.
6 V • Complies with JEDEC standard no.
8-1A • CMOS low power consumption • MULTIBYTE™ flow-through standard pin-out architecture • Low inductance multiple power and ground pins for minimum noise and ground bounce • Direct interface with TTL levels • All data inputs have bus hold (74LVCH162373A only) • High impedance when VCC = 0 • Power off disables outputs, permitting live insertion.
FUNCTION TABLE (per section of eight bits) See note 1.
INPUTS OPERATION MODES OE Enable and read register (transparent mode) Latch and read register Latch register and disable outputs Note 1.
H = HIGH voltage level; h = HIGH voltage level one set-up time prior to the HIGH-to-LOW LE transition; L = LOW voltage level; l = LOW voltage level one set-up time prior to the HIGH-to-LOW LE transition; Z = high-impedance OFF-state.
L L L L H H LE H H L L L L Dn L H l h l h INTERNAL LATCHES L H L H L H OUTPUTS Q0 to Q7 L H L H Z Z DESCRIPTION The 74LVC(H)162373A is a 16-bit D-type transparent latch featuring separate D-type inputs for each latch and 3-state outputs for bus oriented applications.
One latch enable (LE) input and one output enable (OE) are provide for each octal.
Inputs can be driven from either 3.
3 or 5 V devices.
In 3-state operation, outputs can handle 5 V.
These features allow the use of these devices in a mixed 3.
3 and 5 V environment.
The 74LVC(H)162373 consists of 2 sec...



Similar Datasheet


@ 2014 :: Datasheetspdf.com :: Semiconductors datasheet search & download site. (Privacy Policy & Contact)