DatasheetsPDF.com

ADC11DL066

National Semiconductor
Part Number ADC11DL066
Manufacturer National Semiconductor
Description 450 MHz Input Bandwidth A/D Converter
Published Jun 14, 2009
Detailed Description ADC11DL066 Dual 11-Bit, 66 MSPS, 450 MHz Input Bandwidth A/D Converter w/Internal Reference March 2004 www.DataSheet4U...
Datasheet PDF File ADC11DL066 PDF File

ADC11DL066
ADC11DL066


Overview
ADC11DL066 Dual 11-Bit, 66 MSPS, 450 MHz Input Bandwidth A/D Converter w/Internal Reference March 2004 www.
DataSheet4U.
com ADC11DL066 Dual 11-Bit, 66 MSPS, 450 MHz Input Bandwidth A/D Converter w/Internal Reference General Description The ADC11DL066 is a dual, low power monolithic CMOS analog-to-digital converter capable of converting analog input signals into 11-bit digital words at 66 Megasamples per second (MSPS), minimum.
This converter uses a differential, pipeline architecture with digital error correction and an onchip sample-and-hold circuit to minimize die size and power consumption while providing excellent dynamic performance and a 450 MHz Full Power Bandwidth.
Operating on a single 3.
3V power supply, the ADC11DL066 achieves 10.
3 effective bits and consumes just 686 mW at 66 MSPS, including the reference current.
The Power Down feature reduces power consumption to 75 mW.
The differential inputs provide a full scale differential input swing equal to 2 times VREF with the possibility of a singleended input.
Full use of the differential input is recommended for optimum performance.
The digital outputs from the two ADCs are available on separate 11-bit buses with an output data format choice of offset binary or two’s complement.
To ease interfacing to lower voltage systems, the digital output driver power pins of the ADC11DL066 can be connected to a separate supply voltage in the range of 2.
4V to the digital supply voltage.
This device is available in the 64-lead TQFP package and will operate over the industrial temperature range of −40˚C to +85˚C.
An evaluation board is available to ease the evaluation process.
Features n n n n n Single +3.
3V supply operation Internal sample-and-hold Outputs 2.
4V to 3.
3V compatible Power down mode On-chip reference Key Specifications n n n n n n Resolution DNL SNR (fIN = 10 MHz) SFDR (fIN = 10 MHz) Data Latency Power Consumption — Operating — Power Down 11 Bits ± 0.
25 LSB (typ) 64 dB (typ) 80 dB (typ) 6 Clock Cycles 68...



Similar Datasheet


@ 2014 :: Datasheetspdf.com :: Semiconductors datasheet search & download site. (Privacy Policy & Contact)