DatasheetsPDF.com

IS43R16800A1

Integrated Silicon Solution
Part Number IS43R16800A1
Manufacturer Integrated Silicon Solution
Description 8Meg x 16 128-MBIT DDR SDRAM
Published Jan 11, 2010
Detailed Description IS43R16800A1 8Meg x 16 128-MBIT DDR SDRAM FEATURES ISSI DEVICE OVERVIEW ® PRELIMINARY INFORMATION APRIL 2006 • • • •...
Datasheet PDF File IS43R16800A1 PDF File

IS43R16800A1
IS43R16800A1


Overview
IS43R16800A1 8Meg x 16 128-MBIT DDR SDRAM FEATURES ISSI DEVICE OVERVIEW ® PRELIMINARY INFORMATION APRIL 2006 • • • • • • • • • • • • Clock Frequency: 200, 166 MHz Power supply (VDD and VDDQ): 2.
6V SSTL 2 interface Four internal banks to hide row Pre-charge and Active operations Commands and addresses register on positive clock edges (CK) Bi-directional Data Strobe signal for data capture Differential clock inputs (CK and CK) for two data accesses per clock cycle Data Mask feature for Writes supported DLL aligns data I/O and Data Strobe transitions with clock inputs Programmable burst length for Read and Write operations Programmable CAS Latency (2.
5, 3 clocks) ISSI’s 128-Mbit DDR SDRAM achieves high-speed data transfer using pipeline architecture and two data word accesses per clock cycle.
The 134,217,728-bit memory array is internally organized as four banks of 32M-bit to allow concurrent operations.
The pipeline allows Read and Write burst accesses to be virtually continuous, with the option to concatenate or truncate the bursts.
The programmable features of burst length, burst sequence and CAS latency enable further advantages.
The device is available in 16-bit data word size.
Input data is registered on the I/O pins on both edges of Data Strobe signal(s), while output data is referenced to both edges of Data Strobe and both edges of CK.
Commands are registered on the positive edges of CK.
Auto Refresh, Active Power Down, and Pre-charge Power Down modes are enabled by using clock enable (CKE) and other inputs in an industry-standard sequence.
All input and output voltage levels are compatible with SSTL 2.
IS43R16800A1 1M x16x8 Banks VDD: 2.
6V VDDQ: 2.
6V 66-pin TSOP-II Programmable burst sequence: sequential or interleaved • Burst concatenation and truncation supported www.
DataSheet4U.
com for maximum data throughput • Auto Pre-charge option for each Read or Write burst • 4096 refresh cycles every 64ms KEY TIMING PARAMETERS Parameter Clock Cycle Time CAS L...



Similar Datasheet


@ 2014 :: Datasheetspdf.com :: Semiconductors datasheet search & download site. (Privacy Policy & Contact)