DatasheetsPDF.com

CYK256K16SCCB

Cypress Semiconductor
Part Number CYK256K16SCCB
Manufacturer Cypress Semiconductor
Description 4-Mbit (256K x 16) Pseudo Static RAM
Published May 14, 2010
Detailed Description CYK256K16SCCB 4-Mbit (256K x 16) Pseudo Static RAM Features • Advanced low-power MoBL® architecture • High speed: 55 ns...
Datasheet PDF File CYK256K16SCCB PDF File

CYK256K16SCCB
CYK256K16SCCB


Overview
CYK256K16SCCB 4-Mbit (256K x 16) Pseudo Static RAM Features • Advanced low-power MoBL® architecture • High speed: 55 ns, 60 ns and 70 ns • Wide voltage range: 2.
7V to 3.
3V • Typical active current: 1 mA @ f = 1 MHz • Low standby power • Automatic power-down when deselected www.
DataSheet4U.
com Functional Description[1] in portable applications such as cellular telephones.
The device can be put into standby mode reducing power consumption dramatically when deselected (CE1 LOW, CE2 HIGH or both BHE and BLE are HIGH).
The input/output pins (I/O0 through I/O15) are placed in a high-impedance state when: deselected (CE1 HIGH, CE2 LOW, OE is deasserted HIGH), or during a write operation (Chip Enabled and Write Enable WE LOW).
Reading from the device is accomplished by asserting the Chip Enables (CE1 LOW and CE2 HIGH) and Output Enable (OE) LOW while forcing the Write Enable (WE) HIGH.
If Byte Low Enable (BLE) is LOW, then data from the memory location specified by the address pins A0 through A17 will appear on I/O0 to I/O7.
If Byte High Enable (BHE) is LOW, then data from memory will appear on I/O8 to I/O15.
See the Truth Table for a complete description of read and write modes.
The CYK256K16SCCB is a high-performance CMOS pseudo static RAM (PSRAM) organized as 256K words by 16 bits that supports an asynchronous memory interface.
This device features advanced circuit design to provide ultra-low active current.
This is ideal for providing More Battery Life™ (MoBL) Logic Block Diagram A10 A9 A8 A7 A6 A5 A4 A3 A2 A1 A0 DATA IN DRIVERS ROW DECODER 256K x 16 RAM Array SENSE AMPS I/O0–I/O7 I/O8–I/O15 COLUMN DECODER BHE WE OE BLE BHE BLE CE2 CE1 CE2 CE1 Note: 1.
For best-practice recommendations, please refer to the Cypress application note “System Design Guidelines” on http://www.
cypress.
com.
A11 A12 A13 A14 A15 A16 A17 Pow er Down Circuit Cypress Semiconductor Corporation Document #: 38-05526 Rev.
*H • 198 Champion Court • San Jose, CA 95134-1709 • 408-943-260...



Similar Datasheet


@ 2014 :: Datasheetspdf.com :: Semiconductors datasheet search & download site. (Privacy Policy & Contact)