DatasheetsPDF.com

HEF4082B

NXP
Part Number HEF4082B
Manufacturer NXP
Description Dual 4-input AND gate
Published Mar 23, 2005
Detailed Description INTEGRATED CIRCUITS DATA SHEET For a complete data sheet, please also download: • The IC04 LOCMOS HE4000B Logic Family ...
Datasheet PDF File HEF4082B PDF File

HEF4082B
HEF4082B


Overview
INTEGRATED CIRCUITS DATA SHEET For a complete data sheet, please also download: • The IC04 LOCMOS HE4000B Logic Family Specifications HEF, HEC • The IC04 LOCMOS HE4000B Logic Package Outlines/Information HEF, HEC HEF4082B gates Dual 4-input AND gate Product specification File under Integrated Circuits, IC04 January 1995 Philips Semiconductors Product specification Dual 4-input AND gate DESCRIPTION The HEF4082B provides the positive dual 4-input AND function.
The outputs are fully buffered for highest noise immunity and pattern insensitivity of output impedance.
HEF4082B gates Fig.
2 Pinning diagram.
HEF4082BP(N): HEF4082BD(F): HEF4082BT(D): Fig.
1 Functional diagram.
14-lead DIL; plastic (SOT27-1) 14-lead DIL; ceramic (cerdip) (SOT73) 14-lead SO; plastic (SOT108-1) ( ): Package Designator North America Fig.
3 Logic diagram (one gate).
FAMILY DATA, IDD LIMITS category GATES See Family Specifications January 1995 2 Philips Semiconductors Product specification Dual 4-input AND gate AC CHARACTERISTICS VSS = 0 V; Tamb = 25 °C; CL = 50 pF; input transition times ≤ 20 ns VDD V Propagation delays In → On Output transition times HIGH to LOW 5 10 15 5 10 15 5 LOW to HIGH 10 15 tTLH tTHL tPHL; tPLH SYMBOL TYP.
65 30 25 60 30 20 60 30 20 MAX.
125 60 45 120 60 40 120 60 40 ns ns ns ns ns ns ns ns ns HEF4082B gates TYPICAL EXTRAPOLATION FORMULA 38 ns + (0,55 ns/pF) CL 19 ns + (0,23 ns/pF) CL 17 ns + (0,16 ns/pF) CL 10 ns + (1,0 ns/pF) CL 9 ns + (0,42 ns/pF) CL 6 ns + (0,28 ns/pF) CL 10 ns + (1,0 ns/pF) CL 9 ns + (0,42 ns/pF) CL 6 ns + (0,28 ns/pF) CL VDD V Dynamic power dissipation per package (P) 5 10 15 TYPICAL FORMULA FOR P (µW) 1500 fi + ∑ (foCL) × VDD 2 6700 fi + ∑ (foCL) × VDD 16 800 fi + ∑ (foCL) × VDD 2 2 where fi = input freq.
(MHz) fo = output freq.
(MHz) CL = load capacitance (pF) ∑ (foCL) = sum of outputs VDD = supply voltage (V) January 1995 3 ...



Similar Datasheet


@ 2014 :: Datasheetspdf.com :: Semiconductors datasheet search & download site. (Privacy Policy & Contact)