DatasheetsPDF.com

ADSP-21160N

Analog Devices
Part Number ADSP-21160N
Manufacturer Analog Devices
Description Digital Signal Processor
Published Jul 22, 2014
Detailed Description SUMMARY High performance 32-bit DSP—applications in audio, medical, military, graphics, imaging, and communication Super...
Datasheet PDF File ADSP-21160N PDF File

ADSP-21160N
ADSP-21160N


Overview
SUMMARY High performance 32-bit DSP—applications in audio, medical, military, graphics, imaging, and communication Super Harvard architecture—4 independent buses for dual data fetch, instruction fetch, and nonintrusive, zero-overhead I/O Backward compatible—assembly source level compatible with code for ADSP-2106x DSPs Single-instruction, multiple-data (SIMD) computational architecture—two 32-bit IEEE floating-point computation units, each with a multiplier, ALU, shifter, and register file Integrated peripherals—integrated I/O processor, 4M bits on-chip dual-ported SRAM, glueless multiprocessing features, and ports (serial, link, external bus, and JTAG) SHARC Digital Signal Processor ADSP-21160M/ADSP-21160N FEATURES 100 MHz (10 ns) core instruction rate (ADSP-21160N) Single-cycle instruction execution, including SIMD opera- tions in both computational units Dual data address generators (DAGs) with modulo and bit- reverse addressing Zero-overhead looping and single-cycle loop setup, provid- ing efficient program sequencing IEEE 1149.
1 JTAG standard Test Access Port and on-chip emulation 400-ball 27 mm × 27 mm PBGA package Available in lead-free (RoHS compliant) package 200 million fixed-point MACs sustained performance (ADSP-21160N) CORE PROCESSOR TIMER INSTRUCTION CACHE 32 x 48-BIT DAG1 DAG2 8 x 4 x 32 8 x 4 x 32 PROGRAM SEQUENCER PM ADDRESS BUS 32 DM ADDRESS BUS 32 BUS CONNECT (PX) PM DATA BUS 16/32/40/48/64 DM DATA BUS 32/40/64 DUAL-PORTED SRAM TWO INDEPENDENT DUAL-PORTED BLOCKS PROCESSOR PORT I/O PORT ADDR DATA DATA ADDR ADDR DATA DATA ADDR IOD IOA 64 18 BLOCK 0 BLOCK 1 JTAG TEST AND EMULATION 6 EXTERNAL PORT ADDR BUS MUX 32 MULTIPROCESSOR INTERFACE DATA BUS MUX 64 HOST PORT MULT DATA REGISTER FILE (PEX) 16 x 40-BIT BARREL SHIFTER ALU BARREL SHIFTER DATA REGISTER FILE (PEY) 16 x 40-BIT MULT ALU IOP REGISTERS (MEMORY MAPPED) CONTROL, STATUS AND DATA BUFFERS DMA CONTROLLER SERIAL PORTS (2) LINK PORTS (6) I/O PROCESSOR ...



Similar Datasheet


@ 2014 :: Datasheetspdf.com :: Semiconductors datasheet search & download site. (Privacy Policy & Contact)