DatasheetsPDF.com
QL3006
PLD Gate pASIC 3 FPGA Combining High Performance and High Density
Description
4/ S$6,& )3*$ 'DWD 6KHHW 8VDEOH 3/' *DWH S$6,& )3*$ &RPELQLQJ +LJK 3HUIRUPDQFH DQG +LJK 'HQVLW\ 'HYLFH +LJKOLJKWV +LJK 3HUIRUPDQFH www.DataSheet4U.com 300 MHz 16-bit +LJK 'HQVLW\ )RXU /RZ6NHZ 'LVWULEXWHG 1HWZRUNV Two array clock/control networks available 6,000 Usable PLD Gates with 82 I/Os Counters, 400 MHz Datapaths 0.35 ...
QuickLogic Corporation
Download QL3006 Datasheet
Similar Datasheet
QL3004
PLD Gate pASIC 3 FPGA Combining High Performance and High Density
- QuickLogic Corporation
QL3004E
PLD Gate pASIC 3 FPGA Combining High Performance and High Density
- QuickLogic Corporation
QL3006
PLD Gate pASIC 3 FPGA Combining High Performance and High Density
- QuickLogic Corporation
QL3012
qASIC 3 FPGA
- QuickLogic
QL3025
PLD Gate pASIC 3 FPGA Combining High Performance and High Density
- QuickLogic Corporation
QL3040
PLD Gate pASIC 3 FPGA Combining High Performance and High Density
- QuickLogic Corporation
QL3060
PLD Gate pASIC 3 FPGA Combining High Performance and High Density
- QuickLogic Corporation
@ 2014 :: Datasheetspdf.com :: Semiconductors datasheet search & download site. (
Privacy Policy & Contact
)