DatasheetsPDF.com

LS7060C

LSI
Part Number LS7060C
Manufacturer LSI
Description (LS7060C / LS7061C) 32 BIT BINARY UP COUNTER
Published Jul 23, 2007
Detailed Description LSI/CSI UL ® LS7060C LS7061C (631) 271-0400 FAX (631) 271-0405 LSI Computer Systems, Inc. 1235 Walt Whitman Road, Melv...
Datasheet PDF File LS7060C PDF File

LS7060C
LS7060C


Overview
LSI/CSI UL ® LS7060C LS7061C (631) 271-0400 FAX (631) 271-0405 LSI Computer Systems, Inc.
1235 Walt Whitman Road, Melville, NY 11747 A3800 32 BIT BINARY UP COUNTER WITH BYTE MULTIPLEXED THREE-STATE OUTPUTS ADVANCE INFORMATION FEATURES: • DC to 50MHz Count Frequency • Byte Multiplexer • DC to 10MHz Byte Output Scan Frequency • +4.
75V to +5.
25V Operation (VDD - VSS) • Three-State Data Outputs; Bus, TTL and CMOS Compatible • Inputs TTL and CMOS Compatible • Unique Cascade Feature Allows Multiplexing of Successive Bytes of Data in Sequence in Multiple Counter Systems • Low Power Dissipation • LS7060C (DIP), LS7060C-S (SOIC) - See Figure 1 • LS7061C (DIP), LS7061C-S (SOIC) - See Figure 2 DESCRIPTION: The LS7060C/LS7061C are CMOS Silicon Gate, 32 bit Up Counters.
The ICs include latches, multiplexer, byte output sequencer, eight three-state binary data output drivers and output cascading logic.
www.
DataSheet4U.
com DESCRIPTION OF OPERATION: 32 BIT BINARY UP COUNTER - LS7060C (LS7061C) The 32 bit static ripple through counter increments on the negative edge of the input count pulse.
Maximum ripple time is 20ns transition count of 32 ones to 32 zeros.
Guaranteed count frequency is DC to 50MHz.
See Figure 9A (9B) for Block Diagram.
COUNT, ALT COUNT (LS7060C) Input count pulses to the 32 bit counter may be applied through either of these two inputs.
The ALT COUNT input circuitry contains a Schmitt trigger network which allows proper counting with "infinitely" long clock edges.
A high applied to either of these two inputs inhibits counting.
COUNT (LS7061C) Input count pulses to the 32 bit counter may be applied through this input.
This input is the most significant bit of the external data byte.
RESET All 32 counter bits are reset to zero when RESET is brought low for a minimum of 20ns.
RESET must be high for a minimum of 10ns before next valid count can be recorded.
TEST COUNT Count pulses may be applied to the last 16 bits of the binary counter through this input, as long...



Similar Datasheet


@ 2014 :: Datasheetspdf.com :: Semiconductors datasheet search & download site. (Privacy Policy & Contact)