DatasheetsPDF.com

L74VHC1GT02

LRC
Part Number L74VHC1GT02
Manufacturer LRC
Description 2-Input NOR Gate / CMOS Logic Level Shifter
Published Jun 20, 2011
Detailed Description LESHAN RADIO COMPANY, LTD. 2-Input NOR Gate / CMOS Logic Level Shifter with LSTTL–Compatible Inputs L74VHC1GT02 The L74...
Datasheet PDF File L74VHC1GT02 PDF File

L74VHC1GT02
L74VHC1GT02


Overview
LESHAN RADIO COMPANY, LTD.
2-Input NOR Gate / CMOS Logic Level Shifter with LSTTL–Compatible Inputs L74VHC1GT02 The L74VHC1GT02 is a single gate 2–input NOR fabricated with silicon gate CMOS technology.
It achieves high speed operation similar to equivalent Bipolar Schottky TTL while maintaining CMOS low power dissipation.
The internal circuit is composed of three stages, including a buffer output which provides high noise immunity and stable output.
The device input is compatible with TTL–type input thresholds and the output has a full 5.
0 V CMOS level output swing.
The input protection circuitry on this device allows overvoltage tolerance on the input, allowing the device to be used as a logic–level translator from 3.
0 V CMOS logic to 5.
0 V CMOS Logic or from 1.
8 V CMOS logic to 3.
0 V CMOS Logic while operating at the high–voltage power supply.
The L74VHC1GT02 input structure provides protection when voltages up to 7 V are applied, regardless of the supply voltage.
This allows the L74VHC1GT02 to be used to interface 5 V circuits to 3 V circuits.
The output structures also provide protection when V CC = 0 V.
These input and output structures help prevent device destruction caused by supply voltage – input/output voltage mismatch, battery backup, hot insertion, etc.
• High Speed: tPD = 4.
7 ns (Typ) at VCC = 5 V • Low Power Dissipation: ICC = 2 mA (Max) at TA = 25°C • TTL–Compatible Inputs: VIL = 0.
8 V; VIH = 2.
0 V • CMOS–Compatible Outputs: VOH > 0.
8 VCC ; VOL < 0.
1 VCC @Load • Power Down Protection Provided on Inputs and Outputs 5 4 • Balanced Propagation Delays • Pin and Function Compatible with Other Standard Logic Families • Chip Complexity: FETs = 65; Equivalent Gates = 14 MARKING DIAGRAMS 1 2 3 VJd SC–88A / SOT–353/SC–70 DF SUFFIX Pin 1 d = Date Code 5 4 Y Figure 1.
Pinout (Top View) 1 2 3 VJd Figure 2.
Logic Symbol Pin 1 d = Date Code TSOP–5/SOT–23/SC–59 DT SUFFIX FUNCTION TABLE PIN ASSIGNMENT 1 2 3 4 5 IN B IN A GND OUT Y V CC A L L H H Inputs B...



Similar Datasheet


@ 2014 :: Datasheetspdf.com :: Semiconductors datasheet search & download site. (Privacy Policy & Contact)