DatasheetsPDF.com

CY7C006

Cypress Semiconductor
Part Number CY7C006
Manufacturer Cypress Semiconductor
Description (CY7C006 / CY7C016) 16K x 8/9 Dual-Port Static RAM
Published Jan 8, 2007
Detailed Description www.DataSheet4U.com with Sem, In t, Busy CY7C006 CY7C016 16K x 8/9 Dual-Port Static RAM with Sem, Int, Busy Features •...
Datasheet PDF File CY7C006 PDF File

CY7C006
CY7C006


Overview
www.
DataSheet4U.
com with Sem, In t, Busy CY7C006 CY7C016 16K x 8/9 Dual-Port Static RAM with Sem, Int, Busy Features • True dual-ported memory cells which allow simultaneous reads of the same memory location • 16K x 8 organization (CY7C006) • 16K x 9 organization (CY7C016) • 0.
65-micron CMOS for optimum speed/power • High-speed access: 15 ns • Low operating power: ICC = 140 mA (typ.
) • Fully asynchronous operation • Automatic power-down • TTL compatible • Expandable data bus to 16/18 bits or more using Master/Slave chip select when using more than one device • Busy arbitration scheme provided • Semaphores included to permit software handshaking between ports • INT flag for port-to-port communication • Available in 68-pin PLCC (7C006), 64-pin (7C006) and 80-pin (7C016) TQFP • Pin compatible and functional equivalent to IDT7006/IDT7016 schemes are included on the CY7C006/016 to handle situations when multiple processors access the same piece of data.
Two ports are provided, permitting independent, asynchronous access for reads and writes to any location in memory.
The CY7C006/016 can be utilized as a standalone 128-/144-Kbit dual-port static RAM or multiple devices can be combined in order to function as a 16-/18-bit or wider master/slave dual-port static RAM.
An M/S pin is provided for implementing 16-/18-bit or wider memory applications without the need for separate master and slave devices or additional discrete logic.
Application areas include interprocessor/multiprocessor designs, communications status buffering, and dual-port video/graphics memory.
Each port has independent control pins: Chip Enable (CE), Read or Write Enable (R/W), and Output Enable (OE).
Two flags, BUSY and INT, are provided on each port.
BUSY signals that the port is trying to access the same location currently being accessed by the other port.
The Interrupt flag (INT) permits communication between ports or systems by means of a mail box.
The semaphores are used to pass a flag, or token, fr...



Similar Datasheet


@ 2014 :: Datasheetspdf.com :: Semiconductors datasheet search & download site. (Privacy Policy & Contact)